# Functional Safety Information

# **OPA356-Q1**

# Functional Safety FIT Rate and Pin FMA



#### **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 2.1 SOT-23   DBV Package                        |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |
| 4.1 SOT-23   DBV Package                        |   |
| 5 Revision History                              |   |

### **Trademarks**

All trademarks are the property of their respective owners.



#### 1 Overview

This document contains information for OPA356-Q1 (SOT-23 | DBV) package to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

OPA356-Q1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

OPA356-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

#### 2.1 SOT-23 | DBV Package

This section provides functional safety failure in time (FIT) rates for the SOT-23 | DBV package of the OPA356-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 5                                        |
| Die FIT rate                 | 3                                        |
| Package FIT rate             | 2                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: Motor control from table 11

· Power dissipation: 208mW

Climate type: World-wide table 8Package factor (lambda 3): Table 17b

Substrate material: FR4

· EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                     | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|----------------------------------------------|--------------------|----------------------------------|
| 4     | BICMOS Op Amp, Comparators, Voltage Monitors | 4 FIT              | 45°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the OPA356-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                       | Failure Mode Distribution (%) |
|-----------------------------------------|-------------------------------|
| Output is floating, open                | 20                            |
| Output is stuck, high                   | 20                            |
| Output is stuck, low                    | 20                            |
| Output functional, not in specification | 40                            |



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the OPA356-Q1 (SOT-23 | DBV package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to V+ (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| А     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Total supply voltage of 5V with V+ connected to 5V and V- connected to ground.
- Input and output pins biased to 2.5V reference point.
- Device is configured with feedback network in gain greater than or equal to 1V/V.



#### 4.1 SOT-23 | DBV Package

Figure 4-1 shows the OPA356-Q1 pin diagram for the SOT-23 | DBV package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the OPA356-Q1 data sheet.



Figure 4-1. Pin Diagram (SOT-23 | DBV) Package

6

www.ti.com Revision History

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effects                                                       |   |
|----------|---------|------------------------------------------------------------------------------------------------|---|
| OUT      | 1       | Short to GND can cause device to overheat.                                                     | В |
| V-       | 2       | Normal operation, unless dual supply voltage is intended.                                      | D |
| +IN      | 3       | Input at V- (GND) is valid input, however, desired application result is unlikely.             | С |
| -IN      | 4       | nput at V- (GND) is valid input, however, desired application result is unlikely.              |   |
| V+       | 5       | Diodes from input to V+ can turn on due to input signal and cause electrical overstress (EOS). | Α |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effects                                                   |   |
|----------|---------|--------------------------------------------------------------------------------------------|---|
| OUT      | 1       | Output can be left open. There is no effect on the device, but the output is not measured. | С |
| V-       | 2       | Lowest voltage output pin tries to power the V- pin of the device.                         | В |
| +IN      | 3       | Floating input, circuit likely does not function as expected.                              | С |
| -IN      | 4       | loating input, circuit likely does not function as expected.                               |   |
| V+       | 5       | Highest voltage output pin tries to power the V+ pin of the device.                        | В |

## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects                                                                                                | Failure<br>Effect<br>Class |
|----------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OUT      | 1       | V-         | Short to V- can cause device to overheat.                                                                                               | В                          |
| V-       | 2       | +IN        | Input at V- (GND) is valid input, however, desired application result is unlikely.                                                      | С                          |
| +IN      | 3       | -IN        | No damage to device. Application circuit does not work. Pins are not adjacent to each other.                                            |                            |
| -IN      | 4       | V+         | Input at V+ is a valid input, however, desired application result is unlikely. Pins are not as near to each other, due to package type. |                            |
| V+       | 5       | OUT        | Short to VS+ can cause device to overheat. Pins are not adjacent to each other.                                                         | В                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to V+

| Pin Name | Pin No. | Description of Potential Failure Effects                                                       |   |
|----------|---------|------------------------------------------------------------------------------------------------|---|
| OUT      | 1       | Short to V+ can cause device to overheat.                                                      | В |
| V-       | 2       | Diodes from input to V- can turn on due to input signal and cause electrical overstress (EOS). | Α |
| +IN      | 3       | Input at V+ is a valid input, however, desired application result is unlikely.                 | С |
| -IN      | 4       | Input at V+ is a valid input, however, desired application result is unlikely.                 | С |
| V+       | 5       | Normal Operation.                                                                              | D |

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| January 2025 | *        | Initial Release |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated