Loading [MathJax]/jax/output/SVG/fonts/TeX/fontdata.js
DATA SHEET
UCC27710 620-V, 0.5-A, 1.0-A High-Side Low-Side Gate Driver with Interlock
1 Features
- High-Side and Low-Side Configuration
- Dual Inputs With Output Interlock and 150-ns Deadtime
- Fully Operational up to 620-V, 700-V Absolute Maximum on HB Pin
- 10-V to 20-V VDD Recommended Range
- Peak Output Current 0.5-A Source, 1.0-A Sink
- dv/dt Immunity of 50 V/ns
- Logic Operational up to –11 V on HS Pin
- Negative Voltage Tolerance On Inputs of –5 V
- Large Negative Transient Safe Operating Area
- UVLO Protection for Both Channels
- Small Propagation Delay (140 ns Typical)
- Delay Matching (8 ns Typical)
- Floating Channel Designed for Bootstrap Operation
- Low Quiescent Current
- TTL and CMOS Compatible Inputs
- Industry Standard SOIC-8 Package
- All Parameters Specified Over Temperature Range, –40 °C to +125 °C