ZHCSF68D
May 2015 – July 2019
DRV8305-Q1
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
简化原理图
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
SPI Timing Requirements (Slave Mode Only)
6.7
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Integrated Three-Phase Gate Driver
7.3.2
INHx/INLx: Gate Driver Input Modes
7.3.3
VCPH Charge Pump: High-Side Gate Supply
7.3.4
VCP_LSD LDO: Low-Side Gate Supply
7.3.5
GHx/GLx: Half-Bridge Gate Drivers
7.3.5.1
Smart Gate Drive Architecture: IDRIVE
7.3.5.2
Smart Gate Drive Architecture: TDRIVE
7.3.5.3
CSAs: Current Shunt Amplifiers
7.3.6
DVDD and AVDD: Internal Voltage Regulators
7.3.7
VREG: Voltage Regulator Output
7.3.8
Protection Features
7.3.8.1
Fault and Warning Classification
7.3.8.2
MOSFET Shoot-Through Protection (TDRIVE)
7.3.8.3
MOSFET Overcurrent Protection (VDS_OCP)
7.3.8.3.1
MOSFET dV/dt Turn On Protection (TDRIVE)
7.3.8.3.2
MOSFET Gate Drive Protection (GDF)
7.3.8.4
Low-Side Source Monitors (SNS_OCP)
7.3.8.5
Fault and Warning Operating Modes
7.3.9
Undervoltage Warning (UVFL), Undervoltage Lockout (UVLO), and Overvoltage (OV) Protection
7.3.9.1
Overtemperature Warning (OTW) and Shutdown (OTSD) Protection
7.3.9.2
Reverse Supply Protection
7.3.9.3
MCU Watchdog
7.3.9.4
VREG Undervoltage (VREG_UV)
7.3.9.5
Latched Fault Reset Methods
7.4
Device Functional Modes
7.4.1
Power Up Sequence
7.4.2
Standby State
7.4.3
Operating State
7.4.4
Sleep State
7.4.5
Limp Home or Fail Code Operation
7.5
Programming
7.5.1
SPI Communication
7.5.1.1
SPI
7.5.1.2
SPI Format
7.6
Register Maps
7.6.1
Status Registers
7.6.1.1
Warning and Watchdog Reset (Address = 0x1)
Table 10.
Warning and Watchdog Reset Register Description
7.6.1.2
OV/VDS Faults (Address = 0x2)
Table 11.
OV/VDS Faults Register Description
7.6.1.3
IC Faults (Address = 0x3)
Table 12.
IC Faults Register Description
7.6.1.4
VGS Faults (Address = 0x4)
Table 13.
Gate Driver VGS Faults Register Description
7.6.2
Control Registers
7.6.2.1
HS Gate Drive Control (Address = 0x5)
Table 14.
HS Gate Driver Control Register Description
7.6.2.2
LS Gate Drive Control (Address = 0x6)
Table 15.
LS Gate Driver Control Register Description
7.6.2.3
Gate Drive Control (Address = 0x7)
Table 16.
Gate Drive Control Register Description
7.6.2.4
IC Operation (Address = 0x9)
Table 17.
IC Operation Register Description
7.6.2.5
Shunt Amplifier Control (Address = 0xA)
Table 18.
Shunt Amplifier Control Register Description
7.6.2.6
Voltage Regulator Control (Address = 0xB)
Table 19.
Voltage Regulator Control Register Description
7.6.2.7
VDS Sense Control (Address = 0xC)
Table 20.
VDS Sense Control Register Description
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Gate Drive Average Current
8.2.2.2
MOSFET Slew Rates
8.2.2.3
Overcurrent Protection
8.2.2.4
Current Sense Amplifiers
8.2.3
VREG Reference Voltage Input (DRV8305N)
8.2.4
Application Curves
9
Power Supply Recommendations
9.1
Power Supply Consideration in Generator Mode
9.2
Bulk Capacitance
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
器件和文档支持
11.1
文档支持
11.2
接收文档更新通知
11.3
社区资源
11.4
商标
11.5
静电放电警告
11.6
Glossary
12
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
PHP|48
MPQF051B
散热焊盘机械数据 (封装 | 引脚)
PHP|48
PPTD394
订购信息
zhcsf68d_oa
zhcsf68d_pm
1
特性
具有符合面向汽车应用的 AEC-Q100 标准
环境工作温度范围:
温度等级 0 (E):–40°C 至 +150°C
温度等级 1 (Q):–40°C 至 +125°C
4.4V 至 45V 工作电压范围
1.25A 和 1A 峰值栅极驱动电流
智能栅极驱动架构(IDRIVE 和 TDRIVE)
可编程高侧和低侧压摆率控制
支持 100% 占空比的电荷泵栅极驱动器
三个集成式分流放大器
50mA 集成型 LDO(3.3V 和 5V 选项)
高达 200kHz 的 3 PWM 或 6 PWM 输入控制
能够进行单 PWM 模式换向
用于器件设置和故障报告的串行外设接口 (SPI)
耐热增强型 48 引脚 HTQFP 封装
保护 功能:
故障诊断和 MCU 看门狗
可编程的死区时间控制
MOSFET 击穿保护
MOSFET V
DS
过流监视器
栅极驱动器故障检测
支持电池反向保护
支持跛行回家模式
过热警告和关断