SPRSPA1
March
2025
AM62L
ADVANCE INFORMATION
-
1
-
1 Features
-
2 Applications
-
3 Description
- 3.1
Functional Block Diagram
-
4 Device Comparison
- 4.1
Related Products
-
5 Terminal Configuration and Functions
- 5.1
Pin Diagrams
- 5.2
Pin Attributes
-
11
-
12
- 5.3
Signal Descriptions
-
14
- 5.3.1
ADC
- 5.3.1.1
MAIN Domain
-
17
- 5.3.2
CPSW3G
- 5.3.2.1
MAIN Domain
-
20
-
21
-
22
-
23
- 5.3.3
CPTS
- 5.3.3.1
MAIN Domain
-
26
- 5.3.4
DDRSS
- 5.3.4.1
MAIN Domain
-
29
- 5.3.5
DSI
- 5.3.5.1
MAIN Domain
-
32
- 5.3.6
DSS
- 5.3.6.1
MAIN Domain
-
35
- 5.3.7
ECAP
- 5.3.7.1
MAIN Domain
-
38
-
39
-
40
- 5.3.8
Emulation and Debug
- 5.3.8.1
MAIN Domain
-
43
- 5.3.8.2
WKUP Domain
-
45
- 5.3.9
EPWM
- 5.3.9.1
MAIN Domain
-
48
-
49
-
50
-
51
- 5.3.10
EQEP
- 5.3.10.1
MAIN Domain
-
54
-
55
-
56
- 5.3.11
GPIO
- 5.3.11.1
MAIN Domain
-
59
- 5.3.11.2
WKUP Domain
-
61
- 5.3.12
GPMC
- 5.3.12.1
MAIN Domain
-
64
- 5.3.13
I2C
- 5.3.13.1
MAIN Domain
-
67
-
68
-
69
-
70
- 5.3.13.2
WKUP Domain
-
72
- 5.3.14
MCAN
- 5.3.14.1
MAIN Domain
-
75
-
76
-
77
- 5.3.15
MCASP
- 5.3.15.1
MAIN Domain
-
80
-
81
-
82
- 5.3.16
MCSPI
- 5.3.16.1
MAIN Domain
-
85
-
86
-
87
-
88
- 5.3.17
MDIO
- 5.3.17.1
MAIN Domain
-
91
- 5.3.18
MMC
- 5.3.18.1
MAIN Domain
-
94
-
95
-
96
- 5.3.19
OSPI
- 5.3.19.1
MAIN Domain
-
99
- 5.3.20
Power Supply
-
101
- 5.3.21
Reserved
-
103
- 5.3.22
System and Miscellaneous
- 5.3.22.1
Boot Mode Configuration
- 5.3.22.1.1
MAIN Domain
-
107
- 5.3.22.2
Clock
- 5.3.22.2.1
RTC Domain
-
110
- 5.3.22.2.2
WKUP Domain
-
112
- 5.3.22.3
System
- 5.3.22.3.1
MAIN Domain
-
115
- 5.3.22.3.2
RTC Domain
-
117
- 5.3.22.3.3
WKUP Domain
-
119
- 5.3.23
TIMER
- 5.3.23.1
MAIN Domain
-
122
- 5.3.23.2
WKUP Domain
-
124
- 5.3.24
UART
- 5.3.24.1
MAIN Domain
-
127
-
128
-
129
-
130
-
131
-
132
-
133
- 5.3.24.2
WKUP Domain
-
135
- 5.3.25
USB
- 5.3.25.1
MAIN Domain
-
138
-
139
- 5.4
Pin Connectivity Requirements
-
6 Specifications
- 6.1
Absolute Maximum Ratings
- 6.2
ESD Ratings
- 6.3
Power-On Hours (POH)
- 6.4
Recommended Operating Conditions
- 6.5
Operating Performance Points
- 6.6
Power Consumption Summary
- 6.7
Electrical
Characteristics
- 6.7.1
I2C Open-Drain, and Fail-Safe (I2C OD FS) Electrical
Characteristics
- 6.7.2
Fail-Safe Reset (FS RESET) Electrical
Characteristics
- 6.7.3
High-Frequency Oscillator (HFOSC) Electrical
Characteristics
- 6.7.4
Low-Frequency Oscillator (LFXOSC) Electrical
Characteristics
- 6.7.5
SDIO Electrical Characteristics
- 6.7.6
LVCMOS Electrical Characteristics
- 6.7.7
1P8-LVCMOS Electrical Characteristics
- 6.7.8
RTC-LVCMOS Electrical Characteristics
- 6.7.9
ADC Electrical Characteristics
- 6.7.10
DSI (D-PHY) Electrical Characteristics
- 6.7.11
USB2PHY Electrical Characteristics
- 6.7.12
DDR Electrical Characteristics
- 6.8
VPP Specifications for One-Time Programmable (OTP)
eFuses
- 6.8.1
Recommended Operating Conditions for OTP eFuse
Programming
- 6.8.2
Hardware Requirements
- 6.8.3
Programming Sequence
- 6.8.4
Impact to Your Hardware Warranty
- 6.9
Thermal Resistance Characteristics
- 6.9.1
Thermal Resistance Characteristics for ANB Package
- 6.10
Temperature Sensor Characteristics
- 6.11
Timing and Switching Characteristics
- 6.11.1
Timing Parameters and Information
- 6.11.2
Power Supply Requirements
- 6.11.2.1
Power Supply Slew Rate Requirement
- 6.11.2.2
Power Supply Sequencing
- 6.11.2.2.1
No Low-Power Mode Sequencing
- 6.11.2.2.2
RTC Only Low-Power Mode Sequencing
- 6.11.2.2.3
RTC + IO + DDR Low-Power Mode
Sequencing
- 6.11.3
System Timing
- 6.11.3.1
Reset Timing
- 6.11.3.2
Clock Timing
- 6.11.4
Clock Specifications
- 6.11.4.1
Input Clocks / Oscillators
- 6.11.4.1.1
WKUP_OSC0 Internal Oscillator Clock
Source
- 6.11.4.1.1.1
Load Capacitance
- 6.11.4.1.1.2
Shunt Capacitance
- 6.11.4.1.2
WKUP_OSC0 LVCMOS Digital Clock
Source
- 6.11.4.1.3
LFOSC0 Internal Oscillator Clock Source
- 6.11.4.1.4
LFOSC0 LVCMOS Digital Clock
Source
- 6.11.4.1.5
LFOSC0 Not Used
- 6.11.4.2
Output Clocks
- 6.11.4.3
PLLs
- 6.11.4.4
Recommended System Precautions for Clock and
Control Signal Transitions
- 6.11.5
Peripherals
- 6.11.5.1
CPSW3G
- 6.11.5.1.1
CPSW3G MDIO Timing
- 6.11.5.1.2
CPSW3G RMII Timing
- 6.11.5.1.3
CPSW3G RGMII Timing
- 6.11.5.2
CPTS
- 6.11.5.3
DDRSS
- 6.11.5.4
DSI
- 6.11.5.5
DSS
- 6.11.5.6
ECAP
- 6.11.5.7
Emulation and Debug
- 6.11.5.7.1
Trace
- 6.11.5.7.2
JTAG
- 6.11.5.8
EPWM
- 6.11.5.9
EQEP
- 6.11.5.10
GPIO
- 6.11.5.11
GPMC
- 6.11.5.11.1
GPMC and NOR Flash — Synchronous Mode
- 6.11.5.11.2
GPMC and NOR Flash — Asynchronous Mode
- 6.11.5.11.3
GPMC and NAND Flash — Asynchronous Mode
- 6.11.5.12
I2C
- 6.11.5.13
MCAN
- 6.11.5.14
MCASP
- 6.11.5.15
MCSPI
- 6.11.5.15.1
MCSPI — Controller Mode
- 6.11.5.15.2
MCSPI — Peripheral Mode
- 6.11.5.16
MMCSD
- 6.11.5.16.1
MMC0 - eMMC/SD/SDIO Interface
- 6.11.5.16.1.1
Legacy SDR Mode
- 6.11.5.16.1.2
High Speed SDR Mode
- 6.11.5.16.1.3
HS200 Mode
- 6.11.5.16.1.4
Default Speed Mode
- 6.11.5.16.1.5
High Speed Mode
- 6.11.5.16.1.6
UHS–I SDR12 Mode
- 6.11.5.16.1.7
UHS–I SDR25 Mode
- 6.11.5.16.1.8
UHS–I SDR50 Mode
- 6.11.5.16.1.9
UHS–I DDR50 Mode
- 6.11.5.16.1.10
UHS–I SDR104 Mode
- 6.11.5.16.2
MMC1/MMC2 - SD/SDIO Interface
- 6.11.5.16.2.1
Default Speed Mode
- 6.11.5.16.2.2
High Speed Mode
- 6.11.5.16.2.3
UHS–I SDR12 Mode
- 6.11.5.16.2.4
UHS–I SDR25 Mode
- 6.11.5.16.2.5
UHS–I SDR50 Mode
- 6.11.5.16.2.6
UHS–I DDR50 Mode
- 6.11.5.16.2.7
UHS–I SDR104 Mode
- 6.11.5.17
OSPI
- 6.11.5.17.1
OSPI0 PHY Mode
- 6.11.5.17.1.1
OSPI With Data Training
- 6.11.5.17.1.2
OSPI Without Data Training
- 6.11.5.17.1.2.1
OSPI0 PHY SDR Timing
- 6.11.5.17.1.2.2
OSPI0 PHY DDR Timing
- 6.11.5.17.2
OSPI0 Tap Mode
- 6.11.5.17.2.1
OSPI0 Tap SDR Timing
- 6.11.5.17.2.2
OSPI0 Tap DDR Timing
- 6.11.5.18
Timers
- 6.11.5.19
UART
- 6.11.5.20
USB
-
7 Detailed Description
- 7.1
Overview
- 7.2
Processor Subsystem
- 7.2.1
Arm Cortex-A53 Subsystem
- 7.3
Other Subsystem
- 7.3.1
Data Movement Subsystem (DMSS)
- 7.3.2
Peripheral DMA Controller (PDMA)
- 7.4
Peripherals
- 7.4.1
ADC
- 7.4.2
Gigabit Ethernet Switch (CPSW3G)
- 7.4.3
DDR Subsystem (DDRSS)
- 7.4.4
Display Subsystem (DSS)
- 7.4.5
Enhanced Capture (ECAP)
- 7.4.6
Error Location Module (ELM)
- 7.4.7
Enhanced Pulse Width Modulation (EPWM)
- 7.4.8
Enhanced Quadrature Encoder Pulse (EQEP)
- 7.4.9
General-Purpose Interface (GPIO)
- 7.4.10
General-Purpose Memory Controller (GPMC)
- 7.4.11
Global Timebase Counter (GTC)
- 7.4.12
Inter-Integrated Circuit (I2C)
- 7.4.13
Modular Controller Area Network (MCAN)
- 7.4.14
Multichannel Audio Serial Port (MCASP)
- 7.4.15
Multichannel Serial Peripheral Interface
(MCSPI)
- 7.4.16
Multi-Media Card Secure Digital (MMCSD)
- 7.4.17
Octal Serial Peripheral Interface (OSPI)
- 7.4.18
Timers
- 7.4.19
Universal Asynchronous
Receiver/Transmitter (UART)
- 7.4.20
Universal Serial Bus Subsystem (USBSS)
-
8 Applications, Implementation, and Layout
- 8.1
Device Connection and Layout Fundamentals
- 8.1.1
Power Supply
- 8.1.1.1
Power Distribution Network Implementation Guidance
- 8.1.2
External Oscillator
- 8.1.3
JTAG, EMU, and TRACE
- 8.1.4
Unused Pins
- 8.2
Peripheral- and Interface-Specific Design Information
- 8.2.1
DDR Board Design and Layout Guidelines
- 8.2.2
OSPI/QSPI/SPI Board Design and Layout
Guidelines
- 8.2.2.1
No Loopback, Internal PHY Loopback, and Internal Pad
Loopback
- 8.2.2.2
External Board Loopback
- 8.2.2.3
DQS (only available in Octal SPI devices)
- 8.2.3
USB VBUS Design Guidelines
- 8.2.4
High Speed Differential Signal Routing Guidance
- 8.2.5
Thermal Solution Guidance
- 8.3
Clock Routing Guidelines
- 8.3.1
Oscillator Routing
-
9 Device and Documentation Support
- 9.1
Third-Party Products Disclaimer
- 9.2
Device Nomenclature
- 9.2.1
Standard Package Symbolization
- 9.2.2
Device Naming Convention
- 9.3
Tools and Software
- 9.4
Documentation Support
- 9.5
Support Resources
- 9.6
Trademarks
- 9.7
Electrostatic Discharge Caution
- 9.8
Glossary
-
Revision
History
-
10Mechanical, Packaging, and Orderable Information
- 10.1
Packaging Information
- 10.2
Package Option Addendum
- 10.3
Tray Information for ANB, 11.9mm × 11.9mm
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息
Data Sheet
AM62Lx Sitara™ Processors