ZHCSH77D
June 2017 – May 2019
DAC8740H
,
DAC8741H
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
简化原理图
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions: DAC8740H
Pin Functions: DAC8741H
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
HART Modulator
8.3.2
HART Demodulator
8.3.3
FOUNDATION Fieldbus or PROFIBUS PA Manchester Encoder
8.3.4
FOUNDATION Fieldbus or PROFIBUS PA Manchester Decoder
8.3.5
Internal Reference
8.3.6
Clock Configuration
8.3.7
Reset and Power-Down
8.3.8
Full-Duplex Mode
8.3.9
I/O Selection
8.3.10
Jabber Inhibitor
8.4
Device Functional Modes
8.4.1
UART Interfaced HART
8.4.2
UART Interfaced FOUNDATION Fieldbus or PROFIBUS PA
8.4.3
SPI Interfaced HART
8.4.4
SPI Interfaced FOUNDATION Fieldbus or PROFIBUS PA
8.4.5
Digital Interface
8.4.5.1
UART
8.4.5.1.1
UART Carrier Detect
8.4.5.2
SPI
8.4.5.2.1
SPI Cyclic Redundancy Check
8.4.5.2.2
SPI Interrupt Request
8.5
Register Maps
8.5.1
CONTROL Register (Offset = 2h) [reset = 0x8042]
Table 9.
CONTROL Register Field Descriptions
8.5.2
RESET Register (Offset = 7h) [reset = 0x0000]
Table 10.
RESET Register Field Descriptions
8.5.3
MODEM_STATUS Register (Offset = 20h) [reset = 0x0000]
Table 11.
MODEM_STATUS Register Field Descriptions
8.5.4
MODEM_IRQ_MASK Register (Offset = 21h) [reset = 0x0024]
Table 12.
MODEM_IRQ_MASK Register Field Descriptions
8.5.5
MODEM_CONTROL Register (Offset = 22h) [reset = 0x0048]
Table 13.
MODEM_CONTROL Register Field Descriptions
8.5.6
FIFO_D2M Register (Offset = 23h) [reset = 0x0200]
Table 14.
FIFO_D2M Register Field Descriptions
8.5.7
FIFO_M2D Register (Offset = 24h) [reset = 0x0200]
Table 15.
FIFO_M2D Register Field Descriptions
8.5.8
FIFO_LEVEL_SET Register (Offset = 25h) [reset = 0x0000]
Table 16.
FIFO_LEVEL_SET Register Field Descriptions
8.5.9
PAFF_JABBER Register (Offset = 27h) [reset = 0x0000]
Table 17.
PAFF_JABBER Register Field Descriptions
9
Application and Implementation
9.1
Application Information
9.1.1
Design Recommendations
9.1.2
Selecting the Crystal or Resonator
9.1.3
Included Functions and Filter Selection
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
DAC8740H HART Modem
9.2.2.2
2-Wire Current Loop
9.2.2.3
Regulator
9.2.2.4
DAC
9.2.2.5
Amplifiers
9.2.2.6
Diodes
9.2.2.7
Passives
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
器件和文档支持
12.1
文档支持
12.1.1
相关文档
12.2
相关链接
12.3
接收文档更新通知
12.4
社区资源
12.5
商标
12.6
静电放电警告
12.7
Glossary
13
机械、封装和可订购信息
1
特性
兼容 HART 的物理层调制解调器
1200Hz、2200Hz HART FSK 正弦波
TX 信号振幅的寄存器编程控制(仅适用于 DAC8741H)
集成式 RX 解调器和带通滤波器,具有极少的外部组件
兼容 FOUNDATION 现场总线的 H1 控制器和介质连接单元 (MAU)
基于曼彻斯特编码总线供电 (MBP) 的 31.25kbit/s 通信
集成曼彻斯特编码器和解码器
与 PROFIBUS PA 兼容
低静态电流:在典型工业工作温度范围(-40°C 至 +85°C)下最大值为 180µA
集成 1.5V 电压基准
灵活的时钟选项
内部振荡器
外部晶体振荡器
外部 CMOS 时钟
数字接口
DAC8740H:UART
DAC8741H:SPI
可靠性:CRC 位错校验、看门狗计时器(仅适用于 DAC8741H)
宽工作温度范围:–55°C 至 +125°C
4mm × 4mm QFN 封装