ZHCSF47E
June 2016 – December 2017
TAS2560
PRODUCTION DATA.
1
特性
2
应用
3
说明
简化原理图
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
I2C Timing Requirements
7.7
I2S/LJF/RJF Timing in Master Mode
7.8
I2S/LJF/RJF Timing in Slave Mode
7.9
DSP Timing in Master Mode
7.10
DSP Timing in Slave Mode
7.11
PDM Timing
7.12
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
General I2C Operation
9.3.2
Single-Byte and Multiple-Byte Transfers
9.3.3
Single-Byte Write
9.3.4
Multiple-Byte Write and Incremental Multiple-Byte Write
9.3.5
Single-Byte Read
9.3.6
Multiple-Byte Read
9.3.7
PLL
9.3.8
Clock Distribution
9.3.9
Clock Error Detection
9.3.10
Class-D Edge Rate Control
9.3.11
IV Sense
9.3.12
Boost Control
9.3.13
Thermal Fold-back
9.3.14
Battery Guard AGC
9.3.15
Configurable Boost Current Limit (ILIM)
9.3.16
Fault Protection
9.3.16.1
Speaker Over-Current
9.3.16.2
Analog Under-Voltage
9.3.16.3
Die Over-Temperature
9.3.16.4
Clocking Faults
9.3.16.5
Brownout
9.3.17
Spread Spectrum vs Synchronized
9.3.18
IRQs and Flags
9.3.19
CRC checksum for I2C
9.3.20
PurePath Console 3 Software TAS2560 Application
9.4
Device Functional Modes
9.4.1
Audio Digital I/O Interface
9.4.1.1
I2S Mode
9.4.1.2
DSP Mode
9.4.1.3
DSP Time Slot Mode
9.4.1.4
Right-Justified Mode (RJF)
9.4.1.5
Left-Justified Mode (LJF)
9.4.1.6
Mono PCM Mode
9.4.1.7
Stereo Application Example - TDM Mode
9.4.2
PDM MODE
9.5
Operational Modes
9.5.1
Hardware Shutdown
9.5.2
Software Shutdown
9.5.3
Low Power Sleep
9.5.4
Software Reset
9.5.5
Device Processing Modes
9.5.5.1
Mode 1 - PCM input playback only
9.5.5.2
Mode 2 - PCM input playback + PCM IVsense output
9.5.5.3
Mode 2 96k
9.5.5.4
Mode 3 - PCM input playback + PDM IVsense output
9.5.5.5
Mode 4 - PDM input playback only
9.5.5.6
Mode 5 - PDM input playback + PDM IVsense output
9.6
Programming
9.6.1
Device Power Up and Un-mute Sequence 8Ω load
9.6.2
Device Power Up and Un-mute Sequence 4Ω or 6Ω load
9.6.3
Mute and Device Power Down Sequence
9.7
Register Map
9.7.1
Register Map Summary
9.7.1.1
Register Summary Table
9.7.2
PAGE (book=0x00 page=0x00 address=0x00) [reset=0h]
Table 60.
Page Select Field Descriptions
9.7.3
RESET (book=0x00 page=0x00 address=0x01) [reset=0h]
Table 61.
Software Reset Field Descriptions
9.7.4
MODE (book=0x00 page=0x00 address=0x02) [reset=1h]
Table 62.
Mode Control Field Descriptions
9.7.5
SPK_CTRL (book=0x00 page=0x00 address=0x04) [reset=5Fh]
Table 63.
Speaker Control Field Descriptions
9.7.6
PWR_CTRL_2 (book=0x00 page=0x00 address=0x05) [reset=0h]
Table 64.
Power Up Control 2 Field Descriptions
9.7.7
PWR_CTRL_1 (book=0x00 page=0x00 address=0x07) [reset=0h]
Table 65.
Power Up Control 1 Field Descriptions
9.7.8
RAMP_CTRL (book=0x00 page=0x00 address=0x08) [reset=1h]
Table 66.
Class Field Descriptions
9.7.9
EDGE_ISNS_BOOST (book=0x00 page=0x00 address=0x09) [reset=83h]
Table 67.
Edge Rate, Isense Scale, Boost limit Field Descriptions
9.7.10
PLL_CLKIN (book=0x00 page=0x00 address=0x0F) [reset=41h]
Table 68.
PLL Clock Input Control Field Descriptions
9.7.11
PLL_JVAL (book=0x00 page=0x00 address=0x10) [reset=4h]
Table 69.
PLL J Multiplier Control Field Descriptions
9.7.12
PLL_DVAL_1 (book=0x00 page=0x00 address=0x11) [reset=0h]
Table 70.
PLL Fractional Multiplier D Val MSB Field Descriptions
9.7.13
PLL_DVAL_2 (book=0x00 page=0x00 address=0x12) [reset=0h]
Table 71.
PLL Fractional Multiplier D Val LSB Field Descriptions
9.7.14
ASI_FORMAT (book=0x00 page=0x00 address=0x14) [reset=2h]
Table 72.
ASI Mode Control Field Descriptions
9.7.15
ASI_CHANNEL (book=0x00 page=0x00 address=0x15) [reset=0h]
Table 73.
ASI Channel Control Field Descriptions
9.7.16
ASI_OFFSET_1 (book=0x00 page=0x00 address=0x16) [reset=0h]
Table 74.
ASI Offset Field Descriptions
9.7.17
ASI_OFFSET_2 (book=0x00 page=0x00 address=0x17) [reset=0h]
Table 75.
ASI Offset Second Slot Field Descriptions
9.7.18
ASI_CFG_1 (book=0x00 page=0x00 address=0x18) [reset=0h]
Table 76.
ASI Configuration Field Descriptions
9.7.19
ASI_DIV_SRC (book=0x00 page=0x00 address=0x19) [reset=0h]
Table 77.
ASI BDIV Clock Input Field Descriptions
9.7.20
ASI_BDIV (book=0x00 page=0x00 address=0x1A) [reset=1h]
Table 78.
ASI BDIV Configuration Field Descriptions
9.7.21
ASI_WDIV (book=0x00 page=0x00 address=0x1B) [reset=40h]
Table 79.
ASI WDIV Configuration Field Descriptions
9.7.22
PDM_CFG (book=0x00 page=0x00 address=0x1C) [reset=0h]
Table 80.
PDM Configuration Field Descriptions
9.7.23
PDM_DIV (book=0x00 page=0x00 address=0x1D) [reset=8h]
Table 81.
PDM Divider Configuration Field Descriptions
9.7.24
DSD_DIV (book=0x00 page=0x00 address=0x1E) [reset=8h]
Table 82.
DSD Divider Configuration Field Descriptions
9.7.25
CLK_ERR_1 (book=0x00 page=0x00 address=0x21) [reset=3h]
Table 83.
Clock Error and DSP memory Reload Field Descriptions
9.7.26
CLK_ERR_2 (book=0x00 page=0x00 address=0x22) [reset=3Fh]
Table 84.
Clock Error Configuration Field Descriptions
9.7.27
IRQ_PIN_CFG (book=0x00 page=0x00 address=0x23) [reset=21h]
Table 85.
Interrupt Pin Configuration Field Descriptions
9.7.28
INT_CFG_1 (book=0x00 page=0x00 address=0x24) [reset=0h]
Table 86.
Interrupt Configuration 1 Field Descriptions
9.7.29
INT_CFG_2 (book=0x00 page=0x00 address=0x25) [reset=0h]
Table 87.
Interrupt Configuration 2 Field Descriptions
9.7.30
INT_DET_1 (book=0x00 page=0x00 address=0x26) [reset=0h]
Table 88.
Interrupt Detected 1 Field Descriptions
9.7.31
INT_DET_2 (book=0x00 page=0x00 address=0x27) [reset=0h]
Table 89.
Interrupt Detected 2 Field Descriptions
9.7.32
STATUS_POWER (book=0x00 page=0x00 address=0x2A) [reset=0h]
Table 90.
Status Block Power Field Descriptions
9.7.33
SAR_VBAT_MSB (book=0x00 page=0x00 address=0x2D) [reset=C0h]
Table 91.
SAR VBAT Measurement MSB Field Descriptions
9.7.34
SAR_VBAT_LSB (book=0x00 page=0x00 address=0x2E) [reset=0h]
Table 92.
SAR VBAT Measurement LSB Field Descriptions
9.7.35
DIE_TEMP_SENSOR (book=0x00 page=0x00 address=0x31) [reset=0h]
Table 93.
Die Temperature Sensor Field Descriptions
9.7.36
LOW_PWR_MODE (book=0x00 page=0x00 address=0x35) [reset=0h]
Table 94.
Low Power Configuration Field Descriptions
9.7.37
PCM_RATE (book=0x00 page=0x00 address=0x36) [reset=32h]
Table 95.
PCM Sample Rate Field Descriptions
9.7.38
CLOCK_ERR_CFG_1 (book=0x00 page=0x00 address=0x4F) [reset=0h]
Table 96.
Clock Error Configuration 1 Field Descriptions
9.7.39
CLOCK_ERR_CFG_2 (book=0x00 page=0x00 address=0x50) [reset=11h]
Table 97.
Clock Error Configuration 2 Field Descriptions
9.7.40
PROTECTION_CFG_1 (book=0x00 page=0x00 address=0x58) [reset=3h]
Table 98.
Class Field Descriptions
9.7.41
CRC_CHECKSUM (book=0x00 page=0x00 address=0x7E) [reset=0h]
Table 99.
Checksum Field Descriptions
9.7.42
BOOK (book=0x00 page=0x00 address=0x7F) [reset=0h]
Table 100.
Book Selection Field Descriptions
10
Application and Implementation
10.1
Application Information
10.2
Typical Applications
10.2.1
Design Requirements
10.2.1.1
Detailed Design Procedure
10.2.1.1.1
Mono/Stereo Configuration
10.2.1.1.2
Boost Converter Passive Devices
10.2.1.1.3
EMI Passive Devices
10.2.1.1.4
Miscellaneous Passive Devices
10.2.2
Application Performance Plots
10.3
Initialization Set Up
11
Power Supply Recommendations
11.1
Power Supplies
11.2
Power Supply Sequencing
11.2.1
Boost Supply Details
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
器件和文档支持
13.1
文档支持
13.2
社区资源
13.3
商标
13.4
静电放电警告
13.5
Glossary
14
机械、封装和可订购信息
14.1
封装尺寸
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
YFF|30
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsf47e_oa
zhcsf47e_pm
1
特性
超低噪声单声道升压 D 类放大器
在 4Ω 负载和 4.2V 电源电压条件下,总谐波失真 + 噪声 (THD+N) 为 1% 时的功率为 5.6W,THD+N 为 10% 时的功率为 6.9W
在 8Ω 负载和 4.2V 电源电压条件下,THD+N 为 1% 时的功率为 3.7W,THD+N 为 10% 时的功率为 4.5W
数模转换器 (DAC) + D 类放大器的输出噪声 (ICN) 为 16.2µV
1% THD+N/8Ω 条件下的 DAC + D 类放大器的信噪比 (SNR) 为 111dB
1W/8Ω 条件下的 THD+N 为 –89dB(具有平坦频率响应)
后置滤波器反馈 (PFFB)
当频率为 217Hz 时,200 mVpp 纹波电压的电源抑制比 (PSRR) 为 110dB
输入采样速率范围为 8kHz 至 96kHz
高效 H 类升压转换器
自动调节 D 类电源
多级跟踪,可提升效率
内置扬声器感测
测量扬声器电流和电压
测量 VBAT 电压和芯片温度
内置自动增益控制 (AGC)
限制电池电流消耗
可调节 D 类开关边缘速率控制
电源
升压输入:2.9V 至 5.5V
模拟/数字:1.65V 至 1.95V
数字 I/O:1.62V 至 3.6V
热保护、短路保护和欠压保护
I2S,左侧对齐,右侧对齐,数字信号处理器 (DSP),时分复用 (TDM) 和脉宽调制 (PDM)
用于寄存器控制的 I2C 接口
可使用两个 TAS2560 器件实现立体声配置