SNAS739E
June 2018 – December 2025
LMX2615-SP
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Timing Diagrams
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Reference Oscillator Input
6.3.2
Reference Path
6.3.2.1
OSCin Doubler (OSC_2X)
6.3.2.2
Pre-R Divider (PLL_R_PRE)
6.3.2.3
Post-R Divider (PLL_R)
6.3.3
State Machine Clock
6.3.4
PLL Phase Detector and Charge Pump
6.3.5
N Divider and Fractional Circuitry
6.3.6
MUXout Pin
6.3.6.1
Serial Data Output for Readback
6.3.6.2
Lock Detect Indicator Set as Type “VCOCal”
6.3.6.3
Lock Detect Indicator Set as Type “Vtune and VCOCal”
6.3.7
VCO (Voltage-Controlled Oscillator)
6.3.7.1
VCO Calibration
6.3.7.2
Watchdog Feature
6.3.7.3
RECAL Feature
6.3.7.4
Determining the VCO Gain
6.3.8
Channel Divider
6.3.9
Output Buffer
6.3.10
Powerdown Modes
6.3.11
Treatment of Unused Pins
6.3.12
Phase Synchronization
6.3.12.1
General Concept
6.3.12.2
Categories of Applications for SYNC
6.3.12.3
Procedure for Using SYNC
6.3.12.4
SYNC Input Pin
6.3.13
Phase Adjust
6.3.14
Fine Adjustments for Phase Adjust and Phase SYNC
6.3.15
SYSREF
6.3.16
Pin Modes
6.4
Device Functional Modes
6.5
Programming
6.5.1
Recommended Initial Power-Up Sequence
6.5.2
Recommended Sequence for Changing Frequencies
6.6
Register Maps
6.6.1
Register Map
6.6.1.1
R0 Register (Offset = 0x0) [reset = 0x241C]
6.6.1.2
R1 Register (Offset = 0x1) [reset = 0x80C]
6.6.1.3
R2 Register (Offset = 0x2) [reset = 0x500]
6.6.1.4
R3 Register (Offset = 0x3) [reset = 0x642]
6.6.1.5
R4 Register (Offset = 0x4) [reset = 0xE43]
6.6.1.6
R5 Register (Offset = 0x5) [reset = 0x3E8]
6.6.1.7
R6 Register (Offset = 0x6) [reset = 0x7802]
6.6.1.8
R7 Register (Offset = 0x7) [reset = 0xB2]
6.6.1.9
R8 Register (Offset = 0x8) [reset = 0x2000]
6.6.1.10
R9 Register (Offset = 0x9) [reset = 0x1604]
6.6.1.11
R10 Register (Offset = 0xA) [reset = 0x10D8]
6.6.1.12
R11 Register (Offset = 0xB) [reset = 0x18]
6.6.1.13
R12 Register (Offset = 0xC) [reset = 0x5001]
6.6.1.14
R13 Register (Offset = 0xD) [reset = 0x4000]
6.6.1.15
R14 Register (Offset = 0xE) [reset = 0x1E70]
6.6.1.16
R15 Register (Offset = 0xF) [reset = 0x64F]
6.6.1.17
R16 Register (Offset = 0x10) [reset = 0x80]
6.6.1.18
R17 Register (Offset = 0x11) [reset = 0x12C]
6.6.1.19
R18 Register (Offset = 0x12) [reset = 0x64]
6.6.1.20
R19 Register (Offset = 0x13) [reset = 0x27B7]
6.6.1.21
R20 Register (Offset = 0x14) [reset = 0xF848]
6.6.1.22
R21 Register (Offset = 0x15) [reset = 0x401]
6.6.1.23
R22 Register (Offset = 0x16) [reset = 0x1]
6.6.1.24
R23 Register (Offset = 0x17) [reset = 0x7C]
6.6.1.25
R24 Register (Offset = 0x18) [reset = 0x71A]
6.6.1.26
R25 Register (Offset = 0x19) [reset = 0x624]
6.6.1.27
R26 Register (Offset = 0x1A) [reset = 0xDB0]
6.6.1.28
R27 Register (Offset = 0x1B) [reset = 0x2]
6.6.1.29
R28 Register (Offset = 0x1C) [reset = 0x488]
6.6.1.30
R29 Register (Offset = 0x1D) [reset = 0x318C]
6.6.1.31
R30 Register (Offset = 0x1E) [reset = 0x318C]
6.6.1.32
R31 Register (Offset = 0x1F) [reset = 0x43EC]
6.6.1.33
R32 Register (Offset = 0x20) [reset = 0x393]
6.6.1.34
R33 Register (Offset = 0x21) [reset = 0x1E21]
6.6.1.35
R34 Register (Offset = 0x22) [reset = 0x0]
6.6.1.36
R35 Register (Offset = 0x23) [reset = 0x4]
6.6.1.37
R36 Register (Offset = 0x24) [reset = 0x46]
6.6.1.38
R37 Register (Offset = 0x25) [reset = 0x404]
6.6.1.39
R38 Register (Offset = 0x26) [reset = 0xFD51]
6.6.1.40
R39 Register (Offset = 0x27) [reset = 0xDA80]
6.6.1.41
R40 Register (Offset = 0x28) [reset = 0x0]
6.6.1.42
R41 Register (Offset = 0x29) [reset = 0x0]
6.6.1.43
R42 Register (Offset = 0x2A) [reset = 0x0]
6.6.1.44
R43 Register (Offset = 0x2B) [reset = 0x0]
6.6.1.45
R44 Register (Offset = 0x2C) [reset = 0x1FA3]
6.6.1.46
R45 Register (Offset = 0x2D) [reset = 0xC8DF]
6.6.1.47
R46 Register (Offset = 0x2E) [reset = 0x7FD]
6.6.1.48
R47 Register (Offset = 0x2F) [reset = 0x300]
6.6.1.49
R48 Register (Offset = 0x30) [reset = 0x300]
6.6.1.50
R49 Register (Offset = 0x31) [reset = 0x4180]
6.6.1.51
R50 Register (Offset = 0x32) [reset = 0x0]
6.6.1.52
R51 Register (Offset = 0x33) [reset = 0x80]
6.6.1.53
R52 Register (Offset = 0x34) [reset = 0x420]
6.6.1.54
R53 Register (Offset = 0x35) [reset = 0x0]
6.6.1.55
R54 Register (Offset = 0x36) [reset = 0x0]
6.6.1.56
R55 Register (Offset = 0x37) [reset = 0x0]
6.6.1.57
R56 Register (Offset = 0x38) [reset = 0x0]
6.6.1.58
R57 Register (Offset = 0x39) [reset = 0x20]
6.6.1.59
R58 Register (Offset = 0x3A) [reset = 0x8001]
6.6.1.60
R59 Register (Offset = 0x3B) [reset = 0x1]
6.6.1.61
R60 Register (Offset = 0x3C) [reset = 0x9C4]
6.6.1.62
R61 Register (Offset = 0x3D) [reset = 0xA8]
6.6.1.63
R62 Register (Offset = 0x3E) [reset = 0x322]
6.6.1.64
R63 Register (Offset = 0x3F) [reset = 0x0]
6.6.1.65
R64 Register (Offset = 0x40) [reset = 0x1388]
6.6.1.66
R65 Register (Offset = 0x41) [reset = 0x0]
6.6.1.67
R66 Register (Offset = 0x42) [reset = 0x1F4]
6.6.1.68
R67 Register (Offset = 0x43) [reset = 0x0]
6.6.1.69
R68 Register (Offset = 0x44) [reset = 0x3E8]
6.6.1.70
R69 Register (Offset = 0x45) [reset = 0x0]
6.6.1.71
R70 Register (Offset = 0x46) [reset = 0xC350]
6.6.1.72
R71 Register (Offset = 0x47) [reset = 0x80]
6.6.1.73
R72 Register (Offset = 0x48) [reset = 0x1]
6.6.1.74
R73 Register (Offset = 0x49) [reset = 0x3F]
6.6.1.75
R74 Register (Offset = 0x4A) [reset = 0x0]
6.6.1.76
R75 Register (Offset = 0x4B) [reset = 0x800]
6.6.1.77
R76 Register (Offset = 0x4C) [reset = 0xC]
6.6.1.78
R77 Register (Offset = 0x4D) [reset = 0x0]
6.6.1.79
R78 Register (Offset = 0x4E) [reset = 0x64]
6.6.1.80
R79 - R104 Register (Offset = 0x4F - 0x68) [reset = 0x0]
6.6.1.81
R105 Register (Offset = 0x69) [reset = 0x4440]
6.6.1.82
R106 Register (Offset = 0x6A) [reset = 0x7]
6.6.1.83
R107 - R109 Register (Offset = 0x6B - 0x6D) [Read only]
6.6.1.84
R110 Register (Offset = 0x6E) [Read only]
6.6.1.85
R111 Register (Offset = 0x6F) [Read only]
6.6.1.86
R112 Register (Offset = 0x70) [Read only]
6.6.1.87
R113 Register (Offset = 0x71) [Read only]
6.6.1.88
R114 Register (Offset = 0x72) [reset = 0x26F]
7
Application and Implementation
7.1
Application Information
7.1.1
OSCin Configuration
7.1.2
OSCin Slew Rate
7.1.3
RF Output Buffer Power Control
7.1.4
RF Output Buffer Pullup
7.1.4.1
Resistor Pullup
7.1.4.2
Inductor Pullup
7.1.4.3
Combination Pullup
7.1.5
RF Output Treatment for the Complimentary Side
7.1.5.1
Single-Ended Termination of Unused Output
7.1.5.2
Differential Termination
7.2
External Loop Filter
7.3
Typical Application
7.3.1
Design Requirements
7.3.2
Detailed Design Procedure
7.3.3
Application Curve
7.4
Power Supply Recommendations
7.5
Layout
7.5.1
Layout Guidelines
7.5.2
Layout Example
7.5.3
Footprint Example on PCB Layout
7.5.4
Radiation Environments
7.5.4.1
Total Ionizing Dose
7.5.4.2
Single Event Effect
8
Device and Documentation Support
8.1
Device Support
8.1.1
Development Support
8.2
Documentation Support
8.2.1
Related Documentation
8.3
Receiving Notification of Documentation Updates
8.4
Support Resources
8.5
Trademarks
8.6
Electrostatic Discharge Caution
8.7
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
10.1
Engineering Samples
Package Options
Mechanical Data (Package|Pins)
HBD|64
MCSF001
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snas739e_oa
snas739e_pm
Data Sheet
LMX2615-SP Space Grade 40MHz to 15GHz Wideband Synthesizer With Phase Synchronization and JESD204B Support