The pin-compatible DAC37J82/DAC38J82 family is a very low power, 16-bit, dual-channel,
1.6/2.5 GSPS digital to analog converter (DAC) with JESD204B interface. The maximum input data rate
is 1.23 GSPS.
Digital data is input to the device through 1, 2, 4 or 8 configurable serial JESD204B
lanes running up to 12.5 Gbps with on-chip termination and programmable equalization. The interface
allows JESD204B Subclass 1 SYSREF based deterministic latency and full synchronization of multiple
devices.
The device includes features that simplify the design of complex transmit architectures.
Fully bypassable 2x to 16x digital interpolation filters with over 90 dB of stop-band attenuation
simplify the data interface and reconstruction filters. An on-chip 48-bit Numerically Controlled
Oscillator (NCO) and independent complex mixers allow flexible and accurate carrier placement.
A high-performance low jitter PLL simplifies clocking of the device without significant
impact on the dynamic range. The digital Quadrature Modulator Correction (QMC) and Group Delay
Correction (QDC) enable complete IQ compensation for gain, offset, phase, and group delay between
channels in direct up-conversion applications. A programmable Power Amplifier (PA) protection
mechanism is available to provide PA protection in cases when the abnormal power behavior of the
input data is detected.
DAC37J82/DAC38J82 family provides four analog outputs, and the data from the internal two
digital paths can be routed to any two out of these four DAC outputs via the output
multiplexer.
The pin-compatible DAC37J82/DAC38J82 family is a very low power, 16-bit, dual-channel,
1.6/2.5 GSPS digital to analog converter (DAC) with JESD204B interface. The maximum input data rate
is 1.23 GSPS.
Digital data is input to the device through 1, 2, 4 or 8 configurable serial JESD204B
lanes running up to 12.5 Gbps with on-chip termination and programmable equalization. The interface
allows JESD204B Subclass 1 SYSREF based deterministic latency and full synchronization of multiple
devices.
The device includes features that simplify the design of complex transmit architectures.
Fully bypassable 2x to 16x digital interpolation filters with over 90 dB of stop-band attenuation
simplify the data interface and reconstruction filters. An on-chip 48-bit Numerically Controlled
Oscillator (NCO) and independent complex mixers allow flexible and accurate carrier placement.
A high-performance low jitter PLL simplifies clocking of the device without significant
impact on the dynamic range. The digital Quadrature Modulator Correction (QMC) and Group Delay
Correction (QDC) enable complete IQ compensation for gain, offset, phase, and group delay between
channels in direct up-conversion applications. A programmable Power Amplifier (PA) protection
mechanism is available to provide PA protection in cases when the abnormal power behavior of the
input data is detected.
DAC37J82/DAC38J82 family provides four analog outputs, and the data from the internal two
digital paths can be routed to any two out of these four DAC outputs via the output
multiplexer.